Expand this Topic clickable element to expand a topic
Skip to content
Optica Publishing Group
  • Journal of Lightwave Technology
  • Vol. 41,
  • Issue 3,
  • pp. 926-933
  • (2023)

Real-Time FPGA Investigation of Potential FEC Schemes for 800G-ZR/ZR+ Forward Error Correction

Not Accessible

Your library or personal account may give you access

Abstract

Forward error correction (FEC) performance down to 1e-15 bit error rate (BER) of a open FEC code (OFEC), which was recently proposed for the 800G inter-data center interconnect (DCI) standard, is verified with a 100-piece-FPGA implementation at a record 400-Gbps throughput. Besides the OFEC, we also investigate the cons and pros of the concatenated staircase and Hamming code (CFEC) and multilevel codes (MLC) of a concatenated Low-Density Parity-Check (LDPC) and Turbo Product Code (TPC), which are the candidate schemes for the 800G-ZR FEC. The OFEC performance as a function of decoding iterations of Soft-in Soft-out (SISO) and Hard-in Hard-out (HIHO) is investigated, and FPGA emulations reveal the existence of an error flare of the OFEC with two SISO iterations and an severe error floor with one HIHO iteration even with four SISO iterations. Further investigations on different combinations of SISO and HIHO iterations, revealed that three SISO and two HIHO iterations are the optimal choice. Based on this iteration configuration, we studied the methods that decreasing the test patterns (TP) of SISO decoder and the soft bits to reduce the implementation complexity. Then we proposed the simplified OFEC scheme for 800G-ZR application, providing 1.81e-2 pre-FEC BER threshold with half power dissipation of standard OFEC, achieving a trade-off between the error correction performance and power dissipation. Finally, we investigated the performance of performance enhanced OFEC with 24.3% overhead and 2.5e-2 pre-FEC threshold, and finally, FEC candidates for the 800G-ZR+ applications are studied, indicating that the OFEC and channel polarized multilevel coding (CP MLC) are the most promising schemes.

PDF Article
More Like This
Improved Energy Efficiency for Optical Transport Networks by Elastic Forward Error Correction

Anders Rasmussen, Metodi P. Yankov, Michael S. Berger, Knud J. Larsen, and Sarah Ruepp
J. Opt. Commun. Netw. 6(4) 397-407 (2014)

FPGA implementation of concatenated non-binary QC-LDPC codes for high-speed optical transport

Ding Zou and Ivan B. Djordjevic
Opt. Express 23(11) 14501-14509 (2015)

Burst-Mode FPGA Implementation and Error Location Analysis of Forward Error Correction for Passive Optical Networks

Nicola Brandonisio, Stefano Porto, Daniel Carey, Peter Ossieur, Giuseppe Talli, Nick Parsons, and Paul D. Townsend
J. Opt. Commun. Netw. 10(4) 298-308 (2018)

Cited By

You do not have subscription access to this journal. Cited by links are available to subscribers only. You may subscribe either as an Optica member, or as an authorized user of your institution.

Contact your librarian or system administrator
or
Login to access Optica Member Subscription

Select as filters


Select Topics Cancel
© Copyright 2024 | Optica Publishing Group. All rights reserved, including rights for text and data mining and training of artificial technologies or similar technologies.